- 효율적 전류모델을 이용한 고속의 전압 강하와 동적 파워 소모의 분석 기술
- ㆍ 저자명
- 한상열,박상조,이윤식,Han. Sang-Yeol,Park. Sang-Jo,Lee. Yun-Sik
- ㆍ 간행물명
- 전기전자학회논문지
- ㆍ 권/호정보
- 2004년|8권 1호|pp.63-72 (10 pages)
- ㆍ 발행정보
- 한국전기전자학회
- ㆍ 파일정보
- 정기간행물| PDF텍스트
- ㆍ 주제분야
- 기타
The supply voltage has been drop rapidly and the total length of the wire increased exponentially in the nanometer SoC design environment. The ideal supply voltage was dropped sharply by the resistance and parasitic devices which stayed on the kilometers-long wire length. Even worse, it could severely affect the functional behavior of the block of the design. To analyze the effects of the long wire of the SoC while maintaining the accuracy, the modeling of the current and the RC conversion of the parasitic techniques are researched and applied. By these modeling and conversion, the multi-million gates HDTV Chipset can be analyzed within a day. The benchmark analysis of the HDTV SoC showed the superiority to the conventional methods in performance and accuracy.